

# Datasheet

MIPI CSI, DSI Physical Interface Total IP Solution

CPHY v1.1 Physical Interface

ComPhy: CPHY/DPHY Combo Physical Interface

Arasan Chip Systems Inc.

2010 North First Street, Suite #510, San Jose, CA 95131

Ph: 408-282-1600 Fax: 408-282-7800 www.arasan.com



#### Disclaimer

This document is written in good faith with the intent to assist the readers in the use of the product. Circuit diagrams and other information relating to Arasan Chip Systems' products are included as a means of illustrating typical applications. Although the information has been checked and is believed to be accurate, no responsibility is assumed for inaccuracies. Information contained in this document is subject to continuous improvement and development.

Arasan Chip Systems' products are not designed, intended, authorized or warranted for use in any life support or other application where product failure could cause or contribute to personal injury or severe property damage. Any and all such uses without prior written approval of an Officer of Arasan Chip Systems Inc. will be fully at the risk of the customer.

Arasan Chip Systems Inc. disclaims and excludes any and all warranties, including, without limitation, any and all implied warranties of merchantability, fitness for a particular purpose, title, and infringement and the like, and any and all warranties arising from any course or dealing or usage of trade.

This document may not be copied, reproduced, or transmitted to others in any manner. Nor may any use of information in this document be made, except for the specific purposes for which it is transmitted to the recipient, without the prior written consent of Arasan Chip Systems Inc. This specification is subject to change at any time without notice. Arasan Chip Systems Inc. is not responsible for any errors contained herein.

In no event shall Arasan Chip Systems Inc. be liable for any direct, indirect, incidental, special, punitive, or consequential damages; or for loss of data, profits, savings or revenues of any kind; regardless of the form of action, whether based on contract; tort; negligence of Arasan Chip Systems Inc or others; strict liability; breach of warranty; or otherwise; whether or not any remedy of buyers is held to have failed of its essential purpose, and whether or not Arasan Chip Systems Inc. has been advised of the possibility of such damages.

#### **Restricted Rights**

Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227-14 and DFAR252.227-7013 et seq. or its successor.

#### **Copyright Notice**

No part of this specification may be reproduced in any form or means, without the prior written consent of Arasan Chip Systems, Inc.

Questions or comments may be directed to:

Arasan Chip Systems Inc. 2010 North First Street, Suite 510 San Jose, CA 95131

Ph: 408-282-1600 Fax: 408-282-7800

Email: sales@arasan.com



## Contents

| 1      | Introduction                                                                   |    |
|--------|--------------------------------------------------------------------------------|----|
| 2      | Features                                                                       | 2  |
| 3      | Architecture                                                                   | 3  |
| 3.1    | C-PHY Based Interconnect Architeccture                                         | 3  |
| 3.2    | CPHY Lane Architecture                                                         | 4  |
| 3.3    | D-PHY Based Interconnect Architecture                                          | 5  |
| 3.4    | D-PHY Lane Architecture                                                        | 6  |
| 3.5    | ComPHY Connectivity Details                                                    | 7  |
| 4      | Arasan's ComPHY Pad Table                                                      | 8  |
| 5      | Hard Macro Deliverables                                                        | 21 |
|        |                                                                                |    |
| Tabl   |                                                                                |    |
|        | 1: Function Description of ComPHY Analog Pads                                  |    |
|        | 2: Power Pads                                                                  |    |
|        | 3: Analog Functioning Trimming Inputs                                          |    |
|        | 4: Clock and Reset Inputs                                                      |    |
|        | 5: Clock lane High Speed PPI interface Signals                                 |    |
|        | 6: Clock, Special Controls and Test Mode Signals                               |    |
|        | 7: Clock Lane PPI Control Signals8: Data lane High Speed PPI Interface Signals |    |
|        | 9: Data lane High Speed PPI Interface Signals                                  |    |
|        | 10: Data lane Escape Mode PPI Signals                                          |    |
|        | 11: Data lane Escape Mode PPI Signals                                          |    |
|        | 12: Side Band Signals                                                          |    |
|        | 13: Clock lane PPI Control Signals                                             |    |
|        |                                                                                |    |
| Figu   | res                                                                            |    |
| Figure | 1: MIPI Link Diagram for CPHY                                                  | 3  |
| Figure | 2: CPHY Lane Architecture                                                      | 4  |
| Figure | 3: MIPI Link Diagram for DPHY                                                  | 5  |
| Figure | 4: DPHY Lane Architecture                                                      | 6  |
| Figure | 5:D-PHY Mode                                                                   | 7  |
| Figure | 6: C-PHY Mode                                                                  | 7  |



## 1 Introduction

The ever increasing demand for band width for the high resolution cameras resulted in to search for a simple, cost effective, rate efficient PHY which can support above 2.5Gbps. This search resulted into a new kind of PHY, which even at less channel rate provides very high data rate.

CPHY can achieve a very high data rate of 5.71Gbps per lane compared to the 2.5Gbps of DPHY1.2 or 1.5Gbps of DPHY1.1, still maintain the channel rate at 2.5Gsps which is same as DPHY1.2. CPHY achieves this by using a unique encoding mechanism in which 16 bit of input data is encoded into 7 symbols and each symbol is transmitted over a 3 Phase encoded line.

With CPHY v1.1, the maximum channel rate achieved would be 3Gsps which would result in an effective data rate of 6.85Gbps.

CPHY reuses the similar Low power signaling same as the DPHY. CPHY is designed such a way that it can co-exist sharing the same lines as DPHY. CPHY/DPHY combo IPs will be compatible to operate on the same channels used by DPHY, which offer a much wider area of application and flexibility. It can work with both old DPHY systems and is compatible with new CPHY.

Arasan's ComPhy is a CPHY/DPHY combo universal PHY which can be configured both as Transmitter and Receiver. Arasan's novel and innovative design techniques allowed sharing a number of modules between the CPHY and DPHY with no impact on performance resulting in optimal area and power.



## 2 Features

- Compliant to DPHY 1.2 and CPHY 1.1
- Supports CSI 1.3
- Supports transfer at high speed mode with a bit rate of 182-6857Mbps for CPHY1.2
- Supports synchronous transfer at high speed mode with a bit rate of 40-2500Mbps for DPHY1.2
- Supports a channel rate of 3000Msps for CPHY
- CPHY/DPHY combo which can support both modes in same IP
- Supports asynchronous transfer at low power mode with a bit rate of 10 Mb/s
- Spaced one hot encoding for Low power [LP] data
- Supports up to one clock lane and four data lanes for DPHY1.2
- Three 3phase encoded data lanes for CPHY1.1
- Clock recovery mechanism from the data streams for the CPHY
- Same physical lines are used for both CPHY and DPHY
- 16 bit to 7 symbol mapper and 3phase encoder for CPHY
- DPHY and CPHY shares same design elements providing optimal design footprint
- Deskew support for the DPHY 1.2
- Supports error detection mechanism for sequence errors and contentions
- Supports ultra-low power mode, high speed mode and control mode.
- Has clock divider unit to generate clock for parallel data reception and transmission from and to the PPI
- Activates and disconnects high speed terminators for reception and transmission.
- Supports standard PHY transceiver compliant to MIPI Specification
- Supports standard PPI interface compliant to MIPI Specification for both DPHY1.2 and CPHY1.1
- Clock lane supports unidirectional communication
- On-chip clock generation configurable for either transmitter or loopback (BIST)
- PHY can be configured as a master or slave.
- Testability for Tx, Rx and PLL
- Built in Self Test for CPHY and DPHY
- Core is structured to increase the number of data lanes.
- Supports scan insertion and stitching for DFT
- Supports additional flexibility in terms of data lane/line polarity swapping
- Provides extensive debug capability and access which facilitate easy silicon debug and device characterization



## 3 Architecture

### 3.1 C-PHY Based Interconnect Architeccture

CPHY employs coding scheme in which clock can be recovered from the transmitted data. No separate clock lane is required in the interconnect and the slave will recover the clock from the data stream at the Slave side.

Each data lane is a 3 phase encoded requiring 3 separate line inter connections. Each lane interconnect provides up to 6.85 Gbps with effective data rate of 20.85 Gbps. Each data lane is a 3 phase encoded requiring 3 separate line inter connections. Each lane interconnect provides up to 6.85 Gbps with effective data rate of 20.85 Gbps.



Figure 1: MIPI Link Diagram for CPHY



#### 3.2 CPHY Lane Architecture



Figure 2: CPHY Lane Architecture

Each Lane Module has a control and interface logic unit and a transceiver portion to handle 3 Phase High-Speed functions, single-ended Low-Power functions operating on each of the interconnect wires individually. The I/O functions are controlled by a Lane Control and Interface Logic block.

High-Speed signals have a low voltage swing of 250 mV, while Low-Power signals have a large swing of 1.2V. High-Speed functions are used for High-Speed Data traffic. The Low-Power functions are mainly used for control and can have data transfer support.

High Speed data width is 16bit at the PPI side, which is converted to 7 Symbols by the mapper. Each symbol is 3bit which is encoded into 3 phase signal by the encoder driver combination. Control and Interface Logic, sends and detects start of packet signaling and end of packet signaling on the data lanes. It has a serializer and de-serializer unit to dialog with the PPI / PHY adapter unit. Also it has clock divider unit to source and receive data during parallel data transfers from and to the PPI.



### 3.3 D-PHY Based Interconnect Architecture

DPHY employs a source synchronous scheme in which the High speed clock is transmitted using a separate channel along with the data lane. The clock maintains quadrature phase relationship to the data lane to ensure maximum margin between the clock and the data lane. Each data lane consists of two wires (Dp/Dn) and data is transmitted as differential signal on the both the edges of the clock.

Each lane interconnect provides up to 2.5 Gbps with effective data rate of 10 Gbps.



Figure 3: MIPI Link Diagram for DPHY



#### 3.4 D-PHY Lane Architecture



Figure 4: DPHY Lane Architecture

Each Data Lane and Clock Lane Module has a control and interface logic unit and a transceiver portion to handle Differential High-Speed DDR functions, single-ended Low-Power functions operating on each of the interconnect wires individually. The I/O functions are controlled by a Lane Control and Interface Logic block.

High-Speed signals have a low voltage swing of 250 mV, while Low-Power signals have a large swing of 1.2V. High-Speed functions are used for High-Speed Data traffic. The Low-Power functions are mainly used for control and can have data transfer support.

High Speed data width is 8bit at the PPI side, which is serialized and transmitted one bit at a time on each edge of clock lane.

Control and Interface Logic, sends and detects start of packet signaling and end of packet signaling on the data lanes. It has a serializer and de-serializer unit to dialog with the PPI / PHY adapter unit. Also it has clock divider unit to source and receive data during parallel data transfers from and to the PPI.

DPHY provides the de-skew circuits which re-aligns clock lane in exact quadrature relationship with the data lane to match the skew that can occur on the board or packaging.

Note: The Arasan ComPHY combines many modules described in figure 2 and 4. The details are proprietary and is not shown in the data sheet.



# 3.5 ComPHY Connectivity Details



Figure 5:D-PHY Mode



Figure 6: C-PHY Mode



# 4 Arasan's ComPHY Pad Table

Table 1: Function Description of ComPHY Analog Pads

| No. | Pins<br>(DPHY/CPHY) | Direction     | Description (DPHY)                                                                      | Description (CPHY)                    |
|-----|---------------------|---------------|-----------------------------------------------------------------------------------------|---------------------------------------|
| 1   | dpck / lane1_A      | Bidirectional | Positive polarity of low voltage differential clock signal for transmitter and receiver | Wire A in the 3 wire lane of 1st lane |
| 2   | dnck / lane1_B      | Bidirectional | Negative polarity of low voltage differential clock signal for transmitter and receiver | Wire B in the 3 wire lane of 1st lane |
| 3   | dp2 / lane1_C       | Bidirectional | Positive polarity of low voltage differential data signal for lane2                     | Wire C in the 3 wire lane of 1st lane |
| 4   | dn2 / lane2_A       | Bidirectional | Negative polarity of low voltage differential data signal for lane2                     | Wire A in the 3 wire lane of 2nd lane |
| 5   | dp3 / lane2_B       | Bidirectional | Positive polarity of low voltage differential data signal for lane3                     | Wire B in the 3 wire lane of 2nd lane |
| 6   | dn3 / lane2_C       | Bidirectional | Negative polarity of low voltage differential data signal for lane3                     | Wire C in the 3 wire lane of 2nd lane |
| 7   | dp0 / lane0_A       | Bidirectional | Positive polarity of low voltage differential data signal for lane0                     | Wire A in the 3 wire lane of 1st lane |
| 8   | dn0 / lane0_B       | Bidirectional | Negative polarity of low voltage differential data signal for lane0                     | Wire B in the 3 wire lane of 1st lane |
| 9   | dp1 / lane0_C       | Bidirectional | Positive polarity of low voltage differential data signal for lane1                     | Wire C in the 3 wire lane of 1st lane |
| 10  | dn1                 | Bidirectional | Negative polarity of low voltage differential data signal for lane1                     |                                       |



**Table 2: Power Pads** 

| No. | Pins<br>(DPHY/CPHY) | Direction | Description (DPHY)                         | Description (CPHY)            |
|-----|---------------------|-----------|--------------------------------------------|-------------------------------|
| 1   | VDD_clk             | Power     | Power pad for the clock lane               | Power pad for the data lane0  |
| 2   | VSS_clk             | Power     | Ground pad for the clock lane              | Ground pad for the data lane0 |
| 3   | VDD_d0d1            | Power     | Power pad for Data lane 0 and Data lane 1  | Power pad for the data lane1  |
| 4   | VSS_d0d1            | Power     | Ground pad for Data lane 0 and Data lane 1 | Ground pad for the data lane1 |
| 5   | VDD_d2d3            | Power     | Power pad for Data lane 2 and Data lane 3  | Power pad for the data lane2  |
| 6   | VSS_d2d3            | Power     | Ground pad for Data lane 2 and Data lane 3 | Ground pad for the data lane2 |
| 7   | VDDD                | Power     | Power pad for the DFE                      | Power pad for the DFE         |
| 8   | VSSD                | Power     | Ground pad for the DFE                     | Ground pad for the DFE        |

**Table 3: Analog Functioning Trimming Inputs** 

| No. | Pins<br>(DPHY/CPHY) | Direction | Description (DPHY) | Description (CPHY) |
|-----|---------------------|-----------|--------------------|--------------------|
| 1   | trim_0[31:0]        | Input     | Trim bits for DPHY | Trim bits for CPHY |
| 2   | trim_1[31:0]        | Input     | Trim bits for DPHY | Trim bits for CPHY |
| 3   | trim_2[31:0]        | Input     | Trim bits for DPHY | Trim bits for CPHY |
| 4   | trim_3[31:0]        | Input     | Trim bits for DPHY | Trim bits for CPHY |

**Table 4: Clock and Reset Inputs** 

| No. | Pins<br>(DPHY/CPHY)    | Direction | Description (DPHY)                                                                                                                   | Description (CPHY)                                                                                                                   |
|-----|------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| 1   | TxClkEsc               | Input     | Escape mode Transmit Clock.                                                                                                          | Escape mode Transmit Clock.                                                                                                          |
|     |                        |           | This clock is directly used to generate escape sequences. The period of this clock determines the symbol time for low power signals. | This clock is directly used to generate escape sequences. The period of this clock determines the symbol time for low power signals. |
|     |                        |           | This is also the input reference clock for the PLL                                                                                   | This is also the input reference clock for the PLL                                                                                   |
| 2   | enable                 | Input     | Active Low system reset to the module                                                                                                | Active Low system reset to the module                                                                                                |
| 3   | dln_bd_ForceRxmo<br>de | Input     | Force Lane Module Into Receive mode / Wait for Stop state.                                                                           | Force Lane Module Into Receive mode / Wait for Stop state.                                                                           |
|     |                        |           | This signal forces the state machine into RX mode.                                                                                   | This signal forces the state machine into RX mode.                                                                                   |



| No. | Pins<br>(DPHY/CPHY)          | Direction | Description (DPHY)                                          | Description (CPHY)                                          |
|-----|------------------------------|-----------|-------------------------------------------------------------|-------------------------------------------------------------|
| 4   | dln_ForceTxStopmo<br>de[3:0] | Input     | Force Lane Module Into Transmit mode / Generate Stop state. | Only the first three bits are used for the CPHY.            |
|     |                              |           | This signal forces STOP signal on the transmit lines        | Force Lane Module Into Transmit mode / Generate Stop state. |
|     |                              |           |                                                             | This signal forces STOP signal on the transmit lines        |

**Table 5: Clock lane High Speed PPI interface Signals** 

| No. | Pins<br>(DPHY/CPHY)          | Direction | Description (DPHY)                                                                                                                                                                                                                                       | Description (CPHY)                                                                                                                                                                                     |
|-----|------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | cln_TxRequestHS              | Input     | High-Speed Transmit Request and Data Valid for clock lane.                                                                                                                                                                                               | -                                                                                                                                                                                                      |
|     |                              |           | For clock Lanes, this active high signal causes the lane module to begin transmitting a high-speed clock                                                                                                                                                 |                                                                                                                                                                                                        |
| 2   | cln_RxActiveHS               | Output    | Receiver Clock Active.                                                                                                                                                                                                                                   | -                                                                                                                                                                                                      |
|     |                              |           | This asynchronous, active high signal indicates that a clock Lane is receiving a DDR clock signal                                                                                                                                                        |                                                                                                                                                                                                        |
| 3   | TxByteClkHS /<br>TxWordClkHS | Output    | High-Speed Transmit Byte Clock.                                                                                                                                                                                                                          | High-Speed Transmit Word Clock.                                                                                                                                                                        |
|     |                              |           | This is used to synchronize PPI signals in the High-Speed transmit clock domain. It is recommended that all transmitting Data Lane Modules share one transmitter's byte clock signal. The frequency of byte clock is exactly 1/8 the High-Speed bit rate | This is used to synchronize PPI signals in the high-speed transmit clock domain. The same clock is shared by all lane modules. The frequency of TxWordClkHS is exactly 1/7 the high-speed symbol rate. |
|     |                              |           | This is the txbyteclkhs to which all PPI interface is synchronous for transmitter.                                                                                                                                                                       |                                                                                                                                                                                                        |
| 4   | RxByteClkHS /                | Output    | High-Speed Receive Byte Clock.                                                                                                                                                                                                                           | High-Speed Receive Word                                                                                                                                                                                |
|     | RxWordClkHS                  |           | This is used to synchronize signals in the High-Speed receive clock domain. The rxbyteclkhs is generated by dividing the received High-Speed DDR clock This is the byte clock to which all                                                               | Clock. This is used to synchronize signals in the high-speed receive clock domain. The RxWordClkHS is generated by dividing the recovered high-speed clock.                                            |
|     |                              |           | PPI interface is synchronous for receiver                                                                                                                                                                                                                |                                                                                                                                                                                                        |

**Table 6: Clock, Special Controls and Test Mode Signals** 



| No. | Pins<br>(DPHY/CPHY)      | Direction | Description (DPHY)                                                                                                                                                                                                                                                                                                      | Description (CPHY) |
|-----|--------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 1   | cln_TxUlpsExit           | Input     | Transmit ULP Exit Sequence for clock lane.                                                                                                                                                                                                                                                                              | -                  |
|     |                          |           | This active high signal is asserted when ULP state is active and the protocol is ready to leave ULP state. The PHY leaves ULP state and begins driving Mark- 1 when tx_ulpsactivenot_clk_n becomes de-asserted. txulpsexit_clk is synchronous to txclkesc. This signal is ignored when the Lane is not in the ULP State |                    |
| 2   | cln_TxUlpsClk            | Input     | To force the clock lane to transmit ULPS sequences in the clock line                                                                                                                                                                                                                                                    | -                  |
| 3   | cln_RxUlpsClkNot         | Output    | Receive Ultra Low-Power mode on Clock Lane.                                                                                                                                                                                                                                                                             | -                  |
|     |                          |           | This active low signal is asserted to indicate that the Clock Lane module has entered the Ultra Low-Power mode. The Lane module remains in this mode with RxUlpsClkNot asserted until a Stop state is detected on the Lane Interconnect                                                                                 |                    |
| 4   | cln_tx_UlpsActive<br>Not | Output    | ULP State (not) Active for clock lane. This active low signal is asserted to indicate that the Lane is in ULP state.                                                                                                                                                                                                    | -                  |
| 5   | cln_rx_UlpsActiveN<br>ot | Output    | ULP State (not) Active for clock lane. This active low signal is asserted to indicate that the Lane is in ULP state.                                                                                                                                                                                                    | -                  |

**Table 7: Clock Lane PPI Control Signals** 

| No. | Pins            | Direction | Description (DPHY)                                                                                                                                                                                            | Description (CPHY) |
|-----|-----------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
|     | (DPHY/CPHY)     |           |                                                                                                                                                                                                               |                    |
| 1   | cln_Rxstopstate | Output    | Lane is in Stop state for clock lane.                                                                                                                                                                         | -                  |
|     |                 |           | This active high signal indicates that the lane module is currently in Stop state. This is valid for both receivers and transmitters. Note that this signal is asynchronous to any clock in the PPI interface |                    |



**Table 8: Data lane High Speed PPI Interface Signals** 

| No. | Pins                  | Direction | Description (DPHY)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Description (CPHY)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|-----------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | (DPHY/CPHY)           |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1   | dln_TxDataHS[47:0]    | Input     | High-Speed Transmit Data for data lane.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | High-Speed Transmit Data for data lane.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |                       |           | high-speed data to be transmitted. Data is captured on rising edges of transmitted byte clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | high-speed data to be<br>transmitted. Data is captured<br>on rising edges of<br>TxWordClkHS.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |                       |           | First 32 bits are only used for DPHY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2   | dln_TxRequestHS [3:0] | Input     | High-Speed Transmit Request and Data Valid for data lane.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Only first three bits are used for the CPHY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     |                       |           | A low-to-high transition on dln_TxRequestHS causes the lane module to initiate a Start-of-Transmission sequence. A high-to-low transition on dln_TxRequestHS causes the lane module to initiate an End-of- Transmission sequence.  For Data Lanes, this active high signal also indicates that the protocol is driving valid data on txdatahs_0 to be transmitted. The lane module accepts the data when both dln_TxRequestHS and dln_TxReadyHS are active on the same rising TxByteClkHS clock edge. The protocol always provides valid transmit data when txdatahs_0 is active. Once asserted, dln_TxDataHS remains high until the data has been accepted, as indicated by dln_TxRequestHS is only asserted while dln_TxRequestEsc is low | High-Speed Transmit Request and Data Valid for data lane .  A low-to-high transition on dln_TxRequestHS causes the lane module to initiate a Start-of-Transmission sequence. A high-to-low transition on dln_TxRequestHS causes the lane module to initiate an End-of- Transmission sequence.  For Data Lanes, this active high signal also indicates that the protocol is driving valid data on dln_TxDataHS to be transmitted. The lane module accepts the data when both dln_TxRequestHS and dln_TxReadyHS are active on the same rising TxWordClkHS clock edge. The protocol always provides valid transmit data when txdatahs_0 is active. Once asserted, dln_TxDataHS remains high until the data has been accepted, as indicated by dln_TxReadyHS.  dln_TxRequestHS is only asserted while dln_TxRequestEsc is low |
| 3   | dln_TxReadyHS [3:0]   | OUTPUT    | High-Speed Transmit Ready for data lane.  This active high signal indicates that dln_TxDataHS is accepted by the lane module to be serially transmitted. dln_TxReadyHS is valid on rising edges of transmitted byte clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | High-Speed Transmit Ready for data lane. First three bits only used for CPHY  This active high signal indicates that dln_TxDataHS is accepted by the lane module to be serially transmitted. dln_TxReadyHS is valid on rising edges of TxWordClkHS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 4   | dln_TxSendSyncHS[2:0] | Input     | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | High Speed Command to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



| No. | Pins<br>(DPHY/CPHY)      | Direction | Description (DPHY)                                                                                                                                                                                                                                                               | Description (CPHY)                                                                                                                                                                                                                                                                  |
|-----|--------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                          |           |                                                                                                                                                                                                                                                                                  | Transmit Sync Word.                                                                                                                                                                                                                                                                 |
|     |                          |           |                                                                                                                                                                                                                                                                                  | This command signal has the same timing as TxDataHS[15:0] on the PPI, but when TxSendSyncHS is active on a given TxWordClkHS cycle then TxDataHS[15:0] is ignored for any Word Clock cycle where TxSendSyncHS is active.                                                            |
| 5   | dln_RxDataHS[47:0]       | OUTPUT    | High-Speed Receive Data for data lane.                                                                                                                                                                                                                                           | High-Speed Receive Data for data lane.                                                                                                                                                                                                                                              |
|     |                          |           | The signal connected to dln_RxDataHS was received first. Data is transferred on rising edges of receiver byte clock                                                                                                                                                              | The signal connected to dln_RxDataHS was received first. Data is transferred on rising edges of RxWordClkHS                                                                                                                                                                         |
|     |                          |           | Only first 31 bits are used for DPHY                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                     |
| 6   | dln_RxValidHS[3:0]       | OUTPUT    | High-Speed Receive Data<br>Valid for data lane                                                                                                                                                                                                                                   | High-Speed Receive Data Valid for data lane.                                                                                                                                                                                                                                        |
|     |                          |           |                                                                                                                                                                                                                                                                                  | Only first three bits are used for CPHY                                                                                                                                                                                                                                             |
| 7   | dln_RxInvalidCodeHS[2:0] | Output    | -                                                                                                                                                                                                                                                                                | High-Speed Invalid Code<br>Word Detection.                                                                                                                                                                                                                                          |
|     |                          |           |                                                                                                                                                                                                                                                                                  | A high-speed status signal that indicates the present word on RxDataHS[15:0] was produced by a group of seven symbols that were not a valid code word.                                                                                                                              |
| 7   | dln_RxActiveHS[3:0]      | OUTPUT    | High-Speed Reception Active for data lane.                                                                                                                                                                                                                                       | High-Speed Reception Active for data lane.                                                                                                                                                                                                                                          |
|     |                          |           | This active high signal indicates that the lane module is actively receiving a high-speed transmission from the lane interconnect.                                                                                                                                               | This active high signal indicates that the lane module is actively receiving a high-speed transmission from the lane interconnect.                                                                                                                                                  |
|     |                          |           |                                                                                                                                                                                                                                                                                  | Only first three bits are used for CPHY                                                                                                                                                                                                                                             |
| 8   | dln_RxSyncHS[3:0]        | OUTPUT    | Receiver Synchronization Observed for data lane.                                                                                                                                                                                                                                 | Receiver Synchronization Observed for data lane .                                                                                                                                                                                                                                   |
|     |                          |           | This active high signal indicates that the Lane module has seen an appropriate synchronization event. In a typical high-speed transmission, dln_RxSyncHS is high for one cycle of received byte clock at the beginning of a high-speed transmission when dln_RxActiveHS is first | This active high signal indicates that the lane module has detected the 7-symbol sync word in the received data. In a typical high-speed transmission, dln_RxSyncHS is high for one cycle of RxWordClkHS at the beginning of a high-speed transmission when dln_RxActiveHS is first |



| No. | Pins<br>(DPHY/CPHY) | Direction | Description (DPHY)                                                                                                                       | Description (CPHY)                                                                                                                        |
|-----|---------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
|     |                     |           | asserted, and again for one cycle of received byte clock at the end of a high-speed transmission, just before dln_RxValidHS returns low. | asserted, and also prior to<br>redundant packet headers<br>that may appear in the data<br>burst.<br>First three bits are used for<br>CPHY |

**Table 9: Data lane High Speed PPI Interface Signals** 

| No. | Pins<br>(DPHY/CPHY)    | Direction | Description (DPHY)                                                                                                                                                                                                                                                                                                                                            | Description (CPHY)                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | dln_TxRequestEsc [3:0] | Input     | Escape mode Transmit Request for data lane. dln_TxRequestEsc is only asserted by the protocol while dln_TxRequestHS is low.                                                                                                                                                                                                                                   | Escape mode Transmit Request for data lane . dln_TxRequestEsc is only asserted by the protocol while dln_TxRequestHS is low. Only first three bits are used for the CPHY.                                                                                                                                                                                                                              |
| 2   | dIn_TxUlpsExit[3:0]    | Input     | Transmit ULP Exit Sequence for data lane. This active high signal is asserted when ULP state is active and the protocol is ready to leave ULP state. The PHY leaves ULP state and begins driving Mark- 1 when ulpsactivenot_0_n becomes de-asserted. dln_TxUlpsExit is synchronous to TxClkEsc. This signal is ignored when the Lane is not in the ULP State. | Transmit ULP Exit Sequence for data lane. This active high signal is asserted when ULP state is active and the protocol is ready to leave ULP state. The PHY leaves ULP state and begins driving Mark- 1 when ulpsactivenot_0_n becomes de-asserted. dln_TxUlpsExit is synchronous to TxClkEsc. This signal is ignored when the Lane is not in the ULP State. Only first three bits are used for CPHY. |
| 3   | dln_TxUlpsEsc[3:0]     | Input     | Escape mode Transmit Ultra Low Power for data lane. This active high signal is asserted with dln_TxRequestEsc to cause the lane module to enter the ultra low power mode. The lane module remains                                                                                                                                                             | Escape mode Transmit Ultra Low Power for data lane. This active high signal is asserted with dln_TxRequestEsc to cause the lane module to enter the ultra low power mode. The lane module remains                                                                                                                                                                                                      |



| No. | Pins<br>(DPHY/CPHY)      | Direction | Description (DPHY)                                                                                                                                                                                                                                   | Description (CPHY)                                                                                                                                                                                                                                   |
|-----|--------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | (91111) (91111)          |           | in this mode until dln_TxRequestEsc is de- asserted. dln_bd_TxLpdtEsc and all bits of dln_bd_TxTriggerEsc are low when dln_TxUlpsEsc is asserted.                                                                                                    | in this mode until dln_TxRequestEsc is de- asserted. dln_bd_TxLpdtEsc and all bits of dln_bd_TxTriggerEsc are low when dln_TxUlpsEsc is asserted. Only first three bits are used for CPHY                                                            |
| 4   | dln_bd_TxLpdtEsc         | Input     | This signal is used to request a low power data transmission entry in the forward direction.                                                                                                                                                         | This signal is used to request a low power data transmission entry in the forward direction.                                                                                                                                                         |
| 5   | dln_bd_TxTriggerEsc[3:0] | Input     | A 4 bit signal that triggers a trigger sequence in the ESC mode in the forward direction                                                                                                                                                             | A 4 bit signal that triggers a trigger sequence in the ESC mode in the forward direction                                                                                                                                                             |
| 6   | dln_bd_TxDataEsc [7:0]   | Input     | In data mode, the 8-bit data to be transmitted in the forward direction.                                                                                                                                                                             | In data mode, the 8-bit data to be transmitted in the forward direction.                                                                                                                                                                             |
| 7   | dln_bd_TxValidEsc        | Input     | A valid signal which qualifies for the data lines.                                                                                                                                                                                                   | A valid signal which qualifies for the data lines.                                                                                                                                                                                                   |
| 8   | dln_bd_TurnDisable       | Input     | To avoid the turn around request during the lock up situation                                                                                                                                                                                        | To avoid the turn around request during the lock up situation                                                                                                                                                                                        |
| 9   | dln_bd_Direction         | Output    | To indicate the direction of the data lane. This signal is used to indicate the current direction of the lane interconnect. When direction_0 =0, the lane is in transmit mode (0=Output). When direction_0 =1, the lane is in receive mode (1=Input) | To indicate the direction of the data lane. This signal is used to indicate the current direction of the lane interconnect. When direction_0 =0, the lane is in transmit mode (0=Output). When direction_0 =1, the lane is in receive mode (1=Input) |
| 10  | dln_bd_TurnRequest       | Input     | This signal is used to request a Turn around operation for a bidirectional lane                                                                                                                                                                      | This signal is used to request a Turn around operation for a bidirectional lane                                                                                                                                                                      |
| 11  | dln_rx_RxClkEsc [3:0]    | Output    | Escape mode Receive Clock for data lane 0. This signal is used to                                                                                                                                                                                    | Escape mode Receive Clock for data lane 0. This signal is used to                                                                                                                                                                                    |



| No. | Pins<br>(DPHY/CPHY) | Direction | Description (DPHY)                                                                                                                                                                                                                                  | Description (CPHY)                                                                                                                                                                                                                                                                            |
|-----|---------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                     |           | transfer received data to the protocol during escape mode. This "clock" is generated from the two Low-Power signals in the Lane interconnect. Because of the asynchronous nature of Escape mode data transmission, this "clock" may not be periodic | transfer received data to the protocol during escape mode. This "clock" is generated from the two Low-Power signals in the Lane interconnect. Because of the asynchronous nature of Escape mode data transmission, this "clock" may not be periodic. Only first three bits are valid for CPHY |



| No. | Pins<br>(DPHY/CPHY)           | Direction | Description (DPHY)                                                                                                                                                                                                                                                                          | Description (CPHY)                                                                                                                                                                                                                                                                                                                        |
|-----|-------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | dln_rx_RxUlpsEsc[3:0]         | Output    | Escape Ultra Low Power (Receive) mode for data lane. This active high signal is asserted to indicate that the lane module has entered the ultra low power mode. The lane module remains in this mode with dln_rx_RxUlpsEsc asserted until a Stop state is detected on the lane interconnect | Escape Ultra Low Power (Receive) mode for data lane. This active high signal is asserted to indicate that the lane module has entered the ultra low power mode. The lane module remains in this mode with dln_rx_RxUlpsEsc asserted until a Stop state is detected on the lane interconnect. Only first three bits are used for the CPHY. |
| 2   | dln_rx_UlpsActive<br>Not[3:0] | Output    | ULPS signal received on the receiver in the bi-directional lane                                                                                                                                                                                                                             | ULPS signal received on the receiver in the bi-directional lane. Only first three bits are used for the CPHY.                                                                                                                                                                                                                             |
| 3   | dln_bd_TxReadyEsc             | Output    | Ready signal for the transmit data lines in reverse direction                                                                                                                                                                                                                               | Ready signal for the transmit data lines in reverse direction                                                                                                                                                                                                                                                                             |
| 4   | dln_rx_RxDataEsc<br>[7:0]     | Output    | The low power mode data in the Escape mode.                                                                                                                                                                                                                                                 | The low power mode data in the Escape mode.                                                                                                                                                                                                                                                                                               |
| 5   | dln_rx_RxValidEsc             | Output    | The ESC mode valid data                                                                                                                                                                                                                                                                     | The ESC mode valid data                                                                                                                                                                                                                                                                                                                   |
| 6   | dln_rx_RxTrigger<br>Esc[3:0]  | Output    | The Trigger mode receiver signal                                                                                                                                                                                                                                                            | The Trigger mode receiver signal                                                                                                                                                                                                                                                                                                          |
| 7   | dln_rx_RxLpdtEsc              | Output    | The low power data transfer for the first lane                                                                                                                                                                                                                                              | The low power data transfer for the first lane                                                                                                                                                                                                                                                                                            |
| 8   | dln_rx_ErrEsc                 | Output    | Error on the Escape sequence during receiver                                                                                                                                                                                                                                                | Error on the Escape sequence during receiver                                                                                                                                                                                                                                                                                              |
| 9   | dln_rx_ErrSyncEsc             | Output    | Error in sync esc in the receiver mode                                                                                                                                                                                                                                                      | Error in sync esc in the receiver mode                                                                                                                                                                                                                                                                                                    |

Table 10: Data lane Escape Mode PPI Signals

Table 11: Data lane Escape Mode PPI Signals

| No. | Pins<br>(DPHY/CPHY)   | Direction | Description (DPHY)                                           | Description (CPHY)                                                     |
|-----|-----------------------|-----------|--------------------------------------------------------------|------------------------------------------------------------------------|
| 1   | dln_RxStopState [3:0] | Output    | Lane is in Stop state for data lane. This active high signal | Only the first three bits are used for CPHY. Indicates Lane is in Stop |



| No. | Pins<br>(DPHY/CPHY)           | Direction | Description (DPHY)                                                                                                                                                                                                                                                                                                                                             | Description (CPHY)                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|-------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                               |           | indicates that the lane module is currently in Stop state. Note that this signal is asynchronous to any clock in the PPI interface.                                                                                                                                                                                                                            | state for data lane. This active high signal indicates that the lane module is currently in Stop state. Note that this signal is asynchronous to any clock in the PPI interface.                                                                                                                                                                                                                            |
| 2   | dIn_tx_UlpsActive<br>Not[3:0] | Output    | ULP State (not) Active for data lane. This active low signal is asserted to indicate that the Lane is in ULP state.                                                                                                                                                                                                                                            | Only the first three bits are used for CPHY. Indicates ULP State (not) Active for data lane. This active low signal is asserted to indicate that the Lane is in ULP state.                                                                                                                                                                                                                                  |
| 3   | dln_ErrorSotHS[3:0]           | Output    | Start-of-Transmission (SoT) Error for data lane . If the high-speed SoT leader sequence is corrupted, but in such a way that proper synchronization can still be achieved, this error signal is asserted for one cycle of receiver's byte clock. This is considered to be a "soft error" in the leader sequence and confidence in the payload data is reduced. | Only the first three bits are used for CPHY. Indicates Start-of- Transmission (SoT) Error for data lane. If the high-speed SoT leader sequence is corrupted, but in such a way that proper synchronization can still be achieved, this error signal is asserted for one cycle of RxWordClkHS. This is considered to be a "soft error" in the leader sequence and confidence in the payload data is reduced. |
| 4   | dln_ErrorSotSync<br>HS[3:0]   | Output    | Start-of-Transmission Synchronization Error for data lane 0. If the high-speed SoT leader sequence is corrupted in a way that proper synchronization cannot be expected, this error signal is asserted for one cycle of receiver's byte clock.                                                                                                                 | Only the first three bits are used for CPHY. Indicates Start-of- Transmission Synchronization Error for data lane 0. If the high-speed SoT leader sequence is corrupted in a way that proper synchronization cannot be expected, this error signal is asserted for one RxWordClkHS                                                                                                                          |
| 5   | TxSkewCalHS                   | Input     | Initiate the periodic de-skew burst at the transmitter.                                                                                                                                                                                                                                                                                                        | -                                                                                                                                                                                                                                                                                                                                                                                                           |



| No. | Pins<br>(DPHY/CPHY)     | Direction | Description (DPHY)                                                                                                                                                                                                        | Description (CPHY)                                                                                   |
|-----|-------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
|     |                         |           | A low-to-high transition on TxSkewCalHS causes the PHY to initiate a de-skew calibration. A high-to-low transition on TxSkewCalHS causes the PHY to stop de-skew pattern transmission and initiate an end-of-transmission |                                                                                                      |
| 6   | RxSkewCalHS             | Output    | sequence.  High-Speed Receive Skew Calibration, which indicates the successful de-skew operation to the upper layer.                                                                                                      | -                                                                                                    |
| 7   | dln_ErrContention LP0   | Output    | Indicates LPO contention on lane0.                                                                                                                                                                                        | Indicates LPO contention on lane0.                                                                   |
| 8   | dln_ErrContention LP1   | Output    | Indicates LP1 contention on lane1.                                                                                                                                                                                        | Indicates LP1 contention on lane1.                                                                   |
| 9   | dln_rx_ErrControl [3:0] | Output    | Indicates Error control assertion in corresponding lane                                                                                                                                                                   | Only the first three bits are used for CPHY. Indicates Error control assertion in corresponding lane |

Table 12: Side Band Signals

| No. | Pins<br>(DPHY/CPHY) | Direction | Description (DPHY)                                                                      | Description (CPHY)                                                                      |
|-----|---------------------|-----------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| 1   | dln_def_dir         | Input     | Provides the default direction of the bi-directional lane, 1'b1-receive, 1'b0-transmit. | Provides the default direction of the bi-directional lane, 1'b1-receive, 1'b0-transmit. |
| 2   | cln_pll_locked      | Output    | PII locked signal from the Dphy                                                         | Pll locked signal from the Dphy                                                         |

**Table 13: Clock lane PPI Control Signals** 

| No. | Pins<br>(DPHY/CPHY)  | Direction | Description (DPHY)                                                                             | Description (CPHY)                                                                             |
|-----|----------------------|-----------|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|
| 1   | dln_cnt_hs_prep[7:0] | Input     | The period for which HS prepare time should be accommodated for data lane in Byte clock period | The period for which HS prepare time should be accommodated for data lane in Word clock period |
| 2   | dln_cnt_hs_zero[7:0] | Input     | The period for which HS prepare time should be                                                 | The period for which HS prepare time should be                                                 |



| No. | Pins<br>(DPHY/CPHY)   | Direction  | Description (DPHY)              | Description (CPHY)            |
|-----|-----------------------|------------|---------------------------------|-------------------------------|
|     | (DPHT/CPHT)           |            | accommodated for data lane      | accommodated for data lane    |
|     |                       |            | in Byte clock period            | in Word clock period          |
| 3   | dln_cnt_hs_trail[7:0] | Input      | The period for which HS Trail   | The period for which HS trail |
| 3   |                       | Прис       | time should be                  | time should be                |
|     |                       |            | accommodated for data lane      | accommodated for data lane    |
|     |                       |            | in Byte clock period            | in Word clock period          |
| 4   | dln_cnt_hs_exit[7:0]  | Input      | The period for which HS Exit    | The period for which HS exit  |
| -   |                       | Прис       | time should be                  | time should be                |
|     |                       |            | accommodated for data lane      | accommodated for data lane    |
|     |                       |            | in Byte clock period            | in Word clock period          |
| 5   | dln_rx_cnt[7:0]       | Input      | Counter that controls the       | Counter that controls the     |
|     |                       | mpac       | assertion of enable on the      | assertion of enable on the    |
|     |                       |            | DPHY for data lane in Byte      | DPHY for data lane in Word    |
|     |                       |            | clock period                    | clock period                  |
| 6   | dln_sync_cnt[7:0]     | Input      | A timeout value used for sync   | A timeout value used for sync |
|     |                       | ,          | error detector logic for data   | error detector logic for data |
|     |                       |            | lane in Byte clock period       | lane in Word clock period     |
| 7   | dln_cnt_lpx[7:0]      | Input      | The time period in which LP     | The time period in which LP   |
|     |                       |            | states are driven in Byte clock | states are driven in Byte     |
|     |                       |            | period                          | clock period                  |
| 8   | cln_cnt_hs_trail[7:0] | Input      | The period for which HS trail   | -                             |
|     |                       |            | time should be                  |                               |
|     |                       |            | accommodated for clock lane     |                               |
|     |                       |            | in Byte clock period            |                               |
| 9   | cln_cnt_hs_exit[7:0]  | Input      | The period for which HS exit    | -                             |
|     |                       |            | time should be                  |                               |
|     |                       |            | accommodated for clock lane     |                               |
|     |                       |            | in Byte clock period            |                               |
| 10  | cln_cnt_lpx[7:0]      | Input      | The time period in which LP     | -                             |
|     |                       |            | states are driven in Byte clock |                               |
|     |                       |            | period for clock lane           |                               |
| 11  | cln_cnt_prep[7:0]     | Input      | The period for which HS         | -                             |
|     |                       |            | prepare time should be          |                               |
|     |                       |            | accommodated for clock lane     |                               |
| 42  | cln_cnt_zero[7:0]     | la a a a a | in Byte clock period            |                               |
| 12  | GIII_GIII_2eI0[7.0]   | Input      | The period for which HS zero    | -                             |
|     |                       |            | time should be                  |                               |
|     |                       |            | accommodated for clock lane     |                               |
| 12  | cln_cnt_pll[15:0]     | Innu+      | in Byte clock period            | The count value which is      |
| 13  | - σπ_σπ_ρπ[1σ.σ]      | Input      | The count value which is used   | The count value which is      |
|     |                       |            | for the PLL lock time           | used for the PLL lock time    |

Note: This is hard IP – Pinout is subject to change depending on process node, features and so on.



## **5 Hard Macro Deliverables**

- GDS-II
- CDL netlist for LVS
- LVS reports
- DRC and Antenna reports
- LIB files
- User guide and Integration Guides
- LEF
- Scan-inserted netlist for DFT
- Verification Environment with behavioral models
- IBIS Models